## NTK/KW/15/7378

## Faculty of Engineering & Technology Fourth Semester B.E. (Computer Technology) C.B.S. Examination

## ADVANCED MICROPROCESSOR AND INTERFACING

Time: Three Hours] [Maximum Marks: 80

INSTRUCTIONS TO CANDIDATES

www.solveout.in

| 1, | (a) | Draw the internal block diagram of 8086 are explain the predecoded instruction byte queue           |         |
|----|-----|-----------------------------------------------------------------------------------------------------|---------|
|    | (b) | Explain the pins of microprocessor 8086:                                                            |         |
|    |     | (i) BHE/S7                                                                                          |         |
|    |     | (ii) MN/MX                                                                                          |         |
|    |     | (iii) TEST                                                                                          |         |
|    |     | (iv) DT/R.                                                                                          | 8       |
|    |     | or                                                                                                  |         |
| 2. | (a) | Explain the physical address generation in 808 with example.                                        | 36<br>7 |
|    | (b) | Interface 16 KB of ROM and 16 KB RAM with 8086 in minimum mode. Assume suitable starting addresses. |         |
| 3. | (a) | to generate a triangular waveform at the output                                                     |         |
|    | (b) | Interface 8 LED's with 8086. Write an ALP on ON-OFF LED with a delay.                               | to<br>6 |
|    |     | OR                                                                                                  |         |

|    |     | *                                                                                           |
|----|-----|---------------------------------------------------------------------------------------------|
| 4. | (a) | Interface 8253 PIT with 8086. Also explain the rate generator mode of 8253 with waveform. 7 |
|    | (b) | Draw and explain the interfacing of 4×4 matrix keyboard with 8086 with suitable example. 6  |
| 5. | (a) | Explain internal architecture of 8255 PPI. Also give the format of BSR and I/O modes. 7     |
|    | (b) | Explain the fully nested mode in PIC 8259. What are its disadvantages?                      |
|    |     | OR                                                                                          |
| 6. | (a) | Draw and explain block diagram of 8251 USART                                                |
| F  | (b) | Explain various scan modes of CRT controller 6845.                                          |
| 7. | (a) | Draw and explain the 8086 maximum mode configuration.                                       |
|    | (b) | Describe the features of NDP 8087.                                                          |
|    | ` , | OR                                                                                          |
| 8. | (a) | Draw and explain 8237 PDMAC. 7                                                              |
| ٠. | (b) | Write notes on bus arbiter.                                                                 |
| 9. | (a) | Explain addressing modes of 8051.                                                           |

## www.solveout.in

|     | (b) | Explain SCON, PCON, TCON and IE register o          | f          |
|-----|-----|-----------------------------------------------------|------------|
|     |     | 8051 microcontroller.                               | }          |
|     |     | OR                                                  |            |
| 10. | (a) | Explain real and protected modes of 80386 with      | 1          |
|     |     | example.                                            | 1          |
|     | (b) | Explain paging mechanism of 80386.                  | j          |
| 11. | (a) | Give functional description of Pentium architecture | <b>)</b> . |
|     |     | 7                                                   | 7          |
| •   | (b) | Write short note on Special Pentium Registers       |            |
|     |     |                                                     | 7          |
|     |     | OR                                                  |            |
| 12. | (a) | What is Task State Segment (TSS)? How it is         | S          |
|     |     | addressed?                                          | 6          |
|     | (b) | Draw and explain IDT descriptor of Pentium          | n          |
|     |     | processor.                                          | 8          |
|     |     |                                                     |            |