## B.E. (Computer Technology) Third Semester (C.B.S.)

## Computer Architecture & Organization Paper – V

TKN/KS/16/7324 P. Pages: 2 Time: Three Hours Max. Marks: 80 Notes: 1. All questions carry marks as indicated. 2. Solve Question 1 OR Questions No. 2. Solve Question 3 OR Questions No. 4. 3. Solve Question 5 OR Questions No. 6. 4. Solve Question 7 OR Questions No. 8. 5. Solve Question 9 OR Questions No. 10. 6. Solve Ouestion 11 OR Questions No. 12. 7. Due credit will be given to neatness and adequate dimensions. 8. 9. Assume suitable data whenever necessary. 10. Illustrate your answers whenever necessary with the help of neat sketches. What is addressing Mode? Explain different Addressing modes with example. 10 1. a) Draw and explain stored program architecture. 4 b) OR What are subroutines? Explain the execution sequence of nested subroutines. 2. a) 5 b) Explain how instruction sequence is done in CPU while executing a program. 5 Write Assembly Language program to add five numbers stored in the memory. 4 c) Explain Instruction formats used in IBM-370 system. 7 3. a) b) Explain the limitations of short word length machines. 6 OR Write down the control sequence for fetching a word from memory using single bus 4. 7 a) organization. Write and explain the control sequence for execution of complete instruction. 6 b) 5. Explain the difference between hardwired control unit and microprogrammed control unit 7 a) with neat diagram. Is it possible to have hardwired control associated with a control memory Write short notes on b) 6 Bit slice ALU. i) ii) Microinstructions with next address field. OR

| 6.  | a) | signals with suitable example.                                                                                                                                                                          | 9 |
|-----|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|     | b) | Explain Emulation.                                                                                                                                                                                      | 4 |
| 7.  | a) | Solve the following using Booth's algorithm.  13 x (-6)                                                                                                                                                 | 8 |
|     |    | Explain how Booth's algorithm different from bit pair recording method.                                                                                                                                 |   |
|     | b) | What are the exceptions in floating point arithmetic? Represent $\frac{1}{32}$ and $\frac{1}{16}$ in IEEE single                                                                                        | 5 |
|     |    | and double precision format.                                                                                                                                                                            |   |
|     |    | OR                                                                                                                                                                                                      |   |
| 8.  | a) | What are guard bits? State their necessity. How they are removed?                                                                                                                                       | 5 |
|     | b) | Perform 17/3 integer division by using restoring and non-restoring division algorithm.                                                                                                                  | 8 |
| 9.  | a) | What is memory interleaving? Explain whether speed of execution is improved with its use.                                                                                                               | 7 |
|     | b) | Consider a cache consisting of 16 words. Each block consists of 4 words. Size of the main memory is 256 bytes. find the number of bits in each of TAG, BLOCK/SET and WORD for associative mapped cache? | 6 |
|     |    | OR                                                                                                                                                                                                      |   |
| 10. | a) | Explain how virtual address is translated into physical address in virtual memory technique.                                                                                                            | 7 |
|     | b) | Draw and Explain the operation of static DRAM memory cell.                                                                                                                                              | 6 |
| 11. | a) | Compare RISC with CISC.                                                                                                                                                                                 | 6 |
|     | b) | Write a short note on Array processors.                                                                                                                                                                 | 8 |
|     |    | OR                                                                                                                                                                                                      |   |
| 12. |    | Write short notes on any three.                                                                                                                                                                         |   |
|     |    | i) Vector processor.                                                                                                                                                                                    | 5 |
|     |    | ii) Multicore architecture.                                                                                                                                                                             | 5 |
|     |    | iii) Flyn's classification of parallel structure.                                                                                                                                                       | 4 |
|     |    | iv) Loosely coupled and tightly coupled system.                                                                                                                                                         | 4 |
|     |    |                                                                                                                                                                                                         |   |

\*\*\*\*\*